



### CONTACT US

### NATIONAL NANO FABRICATION CENTRE CENTRE FOR NANO SCIENCE AND ENGINEERING (CeNSE)

Indian Institute of Science Bengaluru, Karnataka, India nnfc.cense@iisc.ac.in ctcense@iisc.ac.in +91-80-2293 3276 +91-80-2293 3291 www.nnfc.cense.iisc.ac.in



At NNFC, contamination controlled and dedicated furnaces are available to perform high temperature processes like deposition, dopant diffusion and metallization.







Conformal deposition in a trench

Ge nanowires grown on Si

## FURNACES

- 12 furnace tubes for dedicated processes
- Max temp 1100°C
- Sample Size (small pieces to 4" full wafers)
- Batch processing (25 wafers at a time)
- SiO<sub>2</sub>, Poly-Si, Si<sub>3</sub>N<sub>4</sub>, SiGe, Doping and Diffusion



- Rapid Thermal Processing systems
- Up to 1200°C, ramp rates 30°- 200°C/sec
- $N_2$ ,  $H_2$ ,  $N_2O$ ,  $NH_3$  and  $O_2$  gas lines
- Contact alloying, Oxidation and Nitridation Silicidation



### PECVD

- 6" wafers to small pieces
- Substrate temperature up to 400°C
- Gases H<sub>2</sub>, SiH<sub>4</sub>, GeH<sub>4</sub>, CH<sub>4</sub>, NH<sub>3</sub>, CF<sub>4</sub>, N<sub>2</sub>O, N<sub>2</sub>, Ar, 2% B,H,/År, 1% PH,/År
- Materials: a-Si, SiO<sub>2</sub>, Si<sub>3</sub>N<sub>4</sub>, SiC and SiGe



Conformal trench coverage Conformal step coverage



# **IN-LINE**



- Ellipsometer
- Surface profiler

- Four-point probe

# **CVD AND THIN FILMS**





### ATOMIC LAYER DEPOSITION

- Up to 8" wafer
- Substrate temperature range: 25° 400°C
- Materials: Al<sub>2</sub>O<sub>2</sub>, TiO<sub>2</sub> and ZnO

## **RF & DC SPUTTER TOOLS**

- Dedicated tools for metals and dielectrics
- More than 50 materials to sputter
- Multi-target and multi-wafer holders with planetary system
- 50° 600°C substrate temperature range



### **E-BEAM EVAPORATION**

- Dual e-gun and dual-hearth system
- Multi wafer holders (four) with planetary system Substrate temp up to 300°C
- Max 6" wafers to small pieces
- Co-evaporation and ion-assisted deposition possible
- 46 materials
- Ion-etching for pre-cleaning substrate

# **CHARACTERIZATION**

12" wafer capability Standard models for many materials Step height and 3D mapping Curvature profiler Contactless Hall mobility

### WHAT WE OFFER

- Basic and advanced training in process technologies
- Access to a large range of process equipment in our cleanroom
- · Consultancy and services ranging from unit or integrated process steps all the way up to prototyping a device



## NATIONAL NANO FABRICATION CENTRE







# **OVERVIEW**

National Nano Fabrication Centre (NNFC) is a national facility open to public and private academic institutes, private industries, public sector undertaking and Indian strategic sector.

NNFC is a class 100 and class 1000 state-of-the-art fabrication facility spanning over an area of 14,000 sq ft, enabling More-Moore and More-than-Moore technologies including MEMS/NEMS, photonics, PV, spintronics, sensors, actuators and materials development.

Supported by 24/7 cleanroom utility and dedicated staff members, NNFC is capable of realizing micro and nanoscale devices on various substrates that include Si, GaN, SiC, Quartz, Glass, Graphene and III-V semiconductors.

## THOGRAPH WET ETCH **FURNACES** AND CVD NNFC IN-LINE CHARACTER ZATION DRY ЕТСН THIN FILMS



### DIRECT WRITING AND MASK MAKING

- Minimum features down to 1 µm
- Alignment accuracy 200 nm
- Sample/mask size: 6" wafer/mask down to small pieces
- Design file format GDS2/CIF/DXF



### OPTICAL LITHOGRAPHY





1 micron gap between large structures

SU8 structure array

### E-BEAM LITHOGRAPHY

- Accelerating voltage: 30 kV
- Apertures: 7.5, 10, 20, 30, 60, 120 µm
- Minimum feature size: Sub-10 nm
- SEM feature
- Spot size with 30 µm aperture @1kV:4nm @ 20 kV: 2.1 nm

Housed in Class 100 area in the cleanroom, the lithography bay has several tools with minimum feature size patterning capability ranging from a few microns all the way down to a few nanometers.





- process
- - Bi-layer for lift-off Contact pads for

- Minimum features down to 1µm
- Alignment accuracy 1 µm front side 5 µm back side
- Sample size 6" wafers down to small pieces
- Design file format GDS2/CIF/DXF

### -micron lines







### WAFER BONDER

- Up to 4" substrate and guarter wafer pieces can be handled
- Types of bonding available: Eutectic bonding (Si-Au-Si) Anodic bonding (Si-Glass) Fusion bonding (Si-Si)







2-micron squares Bi-layer lift-off process





nanowires



50 nm structures

Onm lines with nm spacing



Dedicated wet benches to avoid cross-contamination

In NNFC cleanroom, dedicated wet processing stations are available for wafer cleaning and etching various materials.

WET ETCH



Critical Point Drier (CPD)

HF vapour etch

Micro tips etched in Si

V-Groove structures in Si

Critical point drying and vapour-phase HF etching render stiction-free released structures.





A special Deep Reactive Ion Etch (DRIE) equipment is used for through-Si wafer etching for MEMS applications.

# **DRY ETCH**







Nano pillars etched in Si

- Dedicated FI and CI based chemistry





in etch

 Dedicated to Si deep etch
Up to 50 aspect ratio Through Si wafer via etch can be done

30 µm/min

- Maximum Si etch rate ~
  - 6" wafers to small pieces





• Si, III-V, dielectric and metal etching



• Input gases -  $O_2$ , Ar,  $C_4 F_8$ ,  $N_2$ ,  $H_2$ ,  $CI_2$ ,  $BCI_3$ ,  $CH_4$ , HBr,  $SF_6$ ,  $CHF_3$ 





